

## Near-Equilibrium Chemical Vapor Deposition of High-Quality Single-Crystal Graphene Directly on Various Dielectric Substrates

Jianyi Chen, Yunlong Guo, Lili Jiang, Zhiping Xu, Liping Huang, Yunzhou Xue, Dechao Geng, Bin Wu, Wenping Hu, Gui Yu, and Yunqi Liu\*

Graphene has attracted worldwide interest due to its distinctive band structure and fascinating physical properties, which have motivated the development of several efficient methods for the preparation of graphene, including mechanical cleavage.<sup>[1]</sup> epitaxial technique,<sup>[2]</sup> and chemical vapor deposition (CVD).<sup>[3,4]</sup> Among them, CVD on metal crystals is widely used in the large-scale synthesis of graphene films<sup>[3,4]</sup> and crystals,<sup>[5–9]</sup> and 5 mm single crystals of monolayer and bilayer graphene have been reported on copper.<sup>[10]</sup> However the graphene samples grown on metals need be transferred onto insulating materials for use in electronic devices, which results in loss of material, and furthermore it is difficult to avoid corrugation, contamination, and breakage of the graphene samples. The direct metal-catalyst-free growth of graphene on insulating substrates is thus important to the development of graphene nanoelectronics. Currently the growth of polycrystalline graphene films has been demonstrated on a variety of dielectric substrates such as sapphire, SiC, SiO<sub>2</sub>, Si<sub>3</sub>N<sub>4</sub> and BN,<sup>[11-16]</sup> which avoid the need for a complicated post-growth transfer process with its associated problems, showing their advantage compatible with current silicon processing techniques. However, these CVD processes have typically yielded polycrystalline graphene films composed of graphene grains with the lateral size smaller than 1 µm. The boundaries between graphene grains are expected to degrade the electrical and mechanical properties.<sup>[17-19]</sup> Therefore, it is highly desirable to prepare large-size single-crystal graphene directly on dielectric substrates to satisfy the applications of graphene in nanoelectronics.

J. Chen, Dr. Y. Guo, L. Huang, Y. Xue, D. Geng, Dr. B. Wu, Prof. W. Hu, Prof. G. Yu, Prof. Y. Liu Beijing National Laboratory for Molecular Sciences Institute of Chemistry Chinese Academy of Sciences Beijing, 100190, P. R. China Fax: +8610-6255-9373 E-mail: liuyg@iccas.ac.cn L. Jiang Beijing National Laboratory of Condensed Matter Physics Institute of Physics Chinese Academy of Sciences Beijing, 100190, P. R. China Prof. Z. Xu Department of Engineering Mechanics and Center for Nano and Micro Mechanics Tsinghua University, Beijing, 100084, P. R. China

DOI: 10.1002/adma.201304872

Recently, Yang, W. et al reported the epitaxial growth of nanometer-size single-domain graphene on hexagonal BN, and the growth approach opened new ways of graphene band engineering through epitaxy on different substrates.<sup>[20]</sup> Here we demonstrated that regular micrometer-size high-quality singledomain graphene can be directly grown on various dielectric substrates via a small-carbon-flow near-equilibrium chemical vapor deposition (CVD) process. The near-equilibrium CVD method allows C adatoms to reach the optional positions at the edge of graphene sheets with minimum energy to form stable crystalline phases with regular hexagonal and dodecagonal patterns. The maximum size of the graphene grains is about 11  $\mu$ m, which is a factor of ~30 times larger than those previously reported on BN substrates.<sup>[20-22]</sup> The graphene grains show high crystalline quality with clean, wrinkle-free and breakage-free morphology, and a carrier mobility of greater than 5000 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>. The ability to produce micrometer-size high-quality graphene grains directly on dielectric substrates is a step closer to real-world applications of graphene.

As described in Experimental section, the dielectric chips such as polycrystalline  $Si_3N_4/SiO_2/Si$ ,  $SiO_2/Si$  and quartz, single-crystalline ST-cut quartz and sapphire with high melting points are utilized as growth substrates for graphene grains. The growth of graphene grains occur at about 1100 °C using  $CH_4$  as carbon source, and the growth rate can be increased when improving temperature.<sup>[14,15]</sup> However, ultrahigh temperature is detrimental to some dielectric substrates. To grow large-size single-crystal graphene grains with a higher growth rate, a suitable growth temperature of about 1180 °C is thus used to realize our strategy.

**Figures 1**a and 1b show the atomic force microscopy (AFM) images of the Si<sub>3</sub>N<sub>4</sub>/SiO<sub>2</sub>/Si surface topography after growth. After exposure to the flowing reaction gas mixture (CH<sub>4</sub>:H<sub>2</sub> = 2.3:50 standard cubic centimeters per minute (sccm)) for two hours, the surface of dielectric substrates became covered with graphene grains. These graphene grains with a uniform lateral size of ~400 nm, similar to single-domain graphene on BN substrate,<sup>[20–22]</sup> display a regular hexagonal shape in AFM height and phase images (Figures 1a,b). The thickness of these graphene grains on Si<sub>3</sub>N<sub>4</sub>/SiO<sub>2</sub>/Si substrate is about 0.73 nm (Figure 1a), which corresponds to the thickness of monolayer graphene. Regular graphene grains can also be grown on other dielectric substrates. The AFM images of the graphene grains directly grown on SiO<sub>2</sub>/Si, quartz, ST-cut quartz and sapphire are shown in Figure 1c–f. These substrates have a flat surface

www.MaterialsViews.com

COMMUNICATION



**Figure 1.** a) AFM height images of graphene grains on Si<sub>3</sub>N<sub>4</sub>/SiO<sub>2</sub>/Si substrate with a thickness of about 0.73 nm. Scale bar = 500 nm. b–f) AFM phase images of graphene grains on Si<sub>3</sub>N<sub>4</sub>/SiO<sub>2</sub>/Si substrate (b), SiO<sub>2</sub>/Si substrate (c), quartz (d), sapphire (e) and ST-cut quartz (f). Scale bar = 500 nm. g–i) SEM images of graphene grains on SiO<sub>2</sub>/Si substrates after different growth time. (g) 9 h, (h) 19 h, (i) 72 h. Scale bar = 2  $\mu$ m. Nanoscale graphene grains have a hexagonal pattern while micrometer-size graphene grains have a dodecagonal pattern.

with a small surface roughness (Ra = 0.107 nm for sapphire; 0.174 nm for SiO<sub>2</sub>/Si; 0.357 nm for ST-cut quartz; 0.380 nm for  $Si_3N_4/SiO_2/Si$ ; 0.414 nm for quartz respectively) due to their high melting points and structural stability.<sup>[23-25]</sup> The growth of graphene grains directly on these substrates may have the same oxygen-aided growth mechanism (Supporting Information Figures S1 and S2) with a similar gowth speed,<sup>[14,15]</sup> and all graphene grains display the regular hexagonal shaped pattern. Recent experiments have reported the growth of graphene grains on metals, and used the regular hexagonal shape with edges parallel to specific crystallographic directions as evidence of the single-crystal nature of graphene.<sup>[5–9]</sup> In contract to metal crystals<sup>[5-9]</sup> and two-dimensional BN substrate,<sup>[20-22]</sup> these growth substrates used here have a complicated stereo network crystal structure similar to diamond. These results indicate that the growth of regular hexagonal single-crystal graphene is determined by equilibrium kinetics, and high-quality graphene grains could be grown on various substrates via a near-equilibrium CVD.

Figures 1g-i and Figure S3 show the typical scanning electron microscope (SEM) images of graphene grains with

different lateral sizes. As the growth time increases from 9 h to 72 h at a flowing reaction gas mixture of CH<sub>4</sub> (1.9 sccm) and H<sub>2</sub> (50 sccm), the size of the graphene grains increases from ~1  $\mu$ m to ~11  $\mu$ m. These micrometer-size graphene grains display a uniform surface under SEM, and the thickness is about 1.0 nm measured by AFM (Figures S4 and S5), corresponding to monolayer graphene. Few-layer areas can be identified due to the different contrast under SEM (Figure S6). As seen from the SEM images (Figures 1i–h), the large-size single-layer graphene grains on dielectric substrates (Figure 1i) show an obvious apparent thickness compared with that of smaller graphene grains (Figures 1g, h). The morphology is different from those grown on conducting metals, but can be explained by the electron-beam-induced current on an insulator surface.<sup>[26]</sup>

**Figure 2**a shows the optical micrograph of graphene grains on a  $Si_3N_4/SiO_2/Si$  substrate. Most graphene grains (pink) are monolayer graphene grains due to the slow self-limited growth, but there are nanosized risings on the surface of substrates, which also cause the growth of a small quantity of fewlayer and multi-layer graphene grains (blue) on the surface.<sup>[14]</sup> Similar to that of transferred graphene samples on SiO<sub>2</sub>/Si





**Figure 2.** a) Optical micrograph of graphene grains on a Si<sub>3</sub>N<sub>4</sub>/SiO<sub>2</sub>/Si substrate. The optical image shows contrast indicative of predominantly monolayer grains (pink) with a small quantity of multi-layer graphene grains (blue). Scale bar = 10  $\mu$ m. b) Hexagonal SAED pattern of the graphene grain. c) Diffracted intensity taken along the line in (b). The inner peaks are more intense than the outer ones, confirming that the region is monolayer. d–f) HRTEM images of monolayer (d), two-layer (e) and three-layer graphene (f). Scale bar 5 = nm.

substrates,<sup>[4,27]</sup> these micrometer-size graphene grains show a significant optical contrast on Si<sub>3</sub>N<sub>4</sub>/SiO<sub>2</sub>/Si substrate, which would make it straightforward to locate graphene for fabrication of graphene-based devices. The full XPS spectra of the Si<sub>3</sub>N<sub>4</sub>/SiO<sub>2</sub>/Si substrate and sapphire with discrete graphene grains on the surface have been shown in Figures S1 and S2. There were no other signals due to Fe, Co, Ni, Cu, or other metals,<sup>[28]</sup> indicative of the absence of metals in graphene growth. The characteristic XPS C 1s core-level spectrum (Figure S1a inset) was fitted with two peaks assigned as sp<sup>2</sup> carbon (284.8 eV) and C–H (285.3 eV). The C–H groups originate from H-terminated edges and the dominant peak is the sp<sup>2</sup> feature, confirming the graphitic structure of the as-grown grains.

The micro-structure of graphene grains was probed by using transmission electron microscopy (TEM) and selected area electron diffraction (SAED), which provided some important information about the quality of graphene grains. In Figures 2b–f and Figure S7, we showed the TEM images of graphene grains and its selected area electron diffraction (SAED) pattern. Differing from that of polycrystalline films,<sup>[14,15]</sup> only one set of six-fold symmetric diffraction spots (Figure 2b) was observed, indicating that the graphene grains have high-crystalline quality. The inner peaks are more intense than the outer ones, confirming that the region is monolayer (Figure 2c).<sup>[29]</sup> The layer count on the edges of high-resolution TEM images indicates the thickness of graphene grains, and the clear layer structure (Figures 2d–f) indicates that our graphene grains have the crystalline quality similar to that of metal-catalyzed graphene.<sup>[3,4]</sup>

The quality of graphene grains on dielectric substrates was further evaluated by using Raman mapping and spectroscopy with laser excitation at 514 nm. The mapping signals were extracted from the integrated intensities of the characteristic

graphene Raman peaks, D (~1350 cm<sup>-1</sup>), G (~1595 cm<sup>-1</sup>), 2D (~2690 cm<sup>-1</sup>), and their spatial dependences are plotted in Figures 3a-c for a single graphene grain on a  $Si_3N_4/SiO_2/$ Si substrate and in Figures 3d-f for a single graphene grain on a SiO<sub>2</sub>/Si substrate. As seen from the mapping signals of D peaks (Figures 3a, d), I<sub>D</sub> is negligibly small, revealing that the graphene grain is almost defect-free, and the crystal quality is higher than that of polycrystalline graphene films.<sup>[14,15]</sup> I<sub>2D</sub> is more than twice that of  $I_G$ , indicating that our samples are single layer graphene. The typical Raman spectra of the two graphene grains grown on Si<sub>3</sub>N<sub>4</sub>/SiO<sub>2</sub>/Si and SiO<sub>2</sub>/Si substrates are shown in Figures 3g, h which display two characteristic peaks, corresponding to the G band and the 2D band respectively. The  $I_{2D}/I_{C}$  values of the graphene grains on  $Si_{3}N_{4}/I_{C}$ SiO<sub>2</sub>/Si and SiO<sub>2</sub>/Si are different due to the different substrates, while the full width at half-maximum (FWHM) of the 2D peaks are in substantial agreement (~31.3 cm<sup>-1</sup> for graphene grains on  $Si_3N_4/SiO_2/Si$ , ~30.7 cm<sup>-1</sup> for graphene grains on  $SiO_2/Si$ ) with that of single-layer metal-catalyzed graphene.<sup>[3,4]</sup> The position, shape, FWHM of the 2D bands, together with  $I_{2D}/I_{G}$  and AFM thickness measurements (Figures S4 and S5), reveal that these graphene samples are single-layer graphene grains. Especially the Raman spectrum of graphene grains on SiO<sub>2</sub>/Si substrates (Figure 3h) is in accord with that of metal-catalyzed graphene,[5-9] indicative of the high-quality of our graphene grains.

The CVD growth of graphene on dielectric substrates involves a vapor–solid–solid (VSS) growth mechanism. The growth law has suggested that the metal-catalyst-free growth is a surface deposition process with a very low reaction rate.<sup>[14]</sup> However the slow deposition just facilitates the control and the study of the growth of graphene grains on dielectric substrates.

www.MaterialsViews.com



**Figure 3.** a-c) Raman mapping of a graphene grain grown on a Si<sub>3</sub>N<sub>4</sub>/SiO<sub>2</sub>/Si substrate. d-f) Raman mapping of a graphene grain grown on a SiO<sub>2</sub>/Si substrate. (a,d) D peak. (b,e) G peak. (c, f) 2D peak. Scale bar = 2  $\mu$ m. g) Typical Raman spectrum of the graphene grain on Si<sub>3</sub>N<sub>4</sub>/SiO<sub>2</sub>/Si substrate. (h) Typical Raman spectrum of the graphene grain on SiO<sub>2</sub>/Si substrate. The insets show the enlarged 2D peaks of the graphene grains with their fitted single Lorentzian curves.

After a near-equilibrium CVD of graphene on dielectric substrates, we have obtained two kinds of graphene grains with different morphologies-hexagonal and dodecagonal (Figure 1). According to previous reports, armchair (AC) graphene edge grows much faster than zigzag (ZZ) one, and the faster growing edges quickly disappear during CVD growth, and thus hexagonal graphene grains with ZZ edge are obtained on copper.<sup>[30,31]</sup> However, just the opposite, the shape of the graphene grains on dielectric substrates changes from hexagonal (Figure 1g) to dodecagonal (Figure 1i) with increasing size of the graphene grains. In contrast to CVD growth on metal surfaces, the diffusion of carbon on the surface of dielectric substrates is not expected to affect the evolution of the graphene shape due to the relatively higher diffusion barriers. The critical step in the growth is thus the reaction at the edges of newly-grown grains, which occurs with a frequency of  $1/\tau$  between two successive events, where the distance that carbon atoms can travel along the edge within a time  $\tau$  is  $l_D = (2D\tau)^{1/2}$ , and D is the diffusion constant along the edge. Thus for grains with side length *L* less than  $l_{\rm D}$ , edge diffusion helps to reach an optimal shape of graphene with minimum energy, and the Wulff construction<sup>[32]</sup> can be used to determine the shape. Defining the energies for AC and ZZ forms as  $\gamma_A$  and  $\gamma_Z$  respectively, it has been suggested that when the condition<sup>[32]</sup>

$$\frac{\sqrt{3}}{2} < \frac{\gamma_A}{\gamma_Z} < \frac{2}{\sqrt{3}}.$$
 (1)

is fulfilled, Wulff construction yields graphene edges consisting of both AC and ZZ edges. Outside of this range, either AC or ZZ edges will predominate. Our density functional theory calculations (Figure S8) predict  $\gamma_A/\gamma_Z = 1.14$  and  $1.32 \text{ eVÅ}^{-1}$  for bare graphene edges, values which are reduced to 1.05 and  $1.17 \text{ eVÅ}^{-1}$  respectively, for hydrogenated edges on a SiO<sub>2</sub> substrate. Coupling to the SiO<sub>2</sub> substrate reduces the edge energies, and  $\gamma_A/\gamma_Z$  increases from 0.86 to 0.90, into the range covered by (1). Therefore, the redistribution of attached carbon atoms and reconstruction of graphene edges can more strongly affect the shape of graphene grains than suspended ones. The transition from hexagonal to a less anisotropic dodecagonal shape can be thus explained by the increase in the grain size *L* beyond  $l_D$ . A systematic study of the edge diffusion and the kinetics-limited growth dynamics is still ongoing.

To evaluate the electronic quality of the micrometer-size graphene grains, we have fabricated graphene FETs on Si<sub>3</sub>N<sub>4</sub>/SiO<sub>2</sub>/Si substrates (Si<sub>3</sub>N<sub>4</sub>:SiO<sub>2</sub> = 100:300 nm) and SiO<sub>2</sub>/Si substrate (SiO<sub>2</sub> = 300 nm) by using an organic ribbon mask technique,<sup>[7,33]</sup> as described in **Figure** 4a and in Figure S9, and a SEM image of one FET on a Si<sub>3</sub>N<sub>4</sub>/SiO<sub>2</sub>/Si substrate is shown in Figure 4b. Figure 4c shows the typical output characteristics (drain current  $I_{\rm DS}$  versus drain voltage  $V_{\rm DS}$ ) for the graphene device as measured under ambient conditions. The  $I_{\rm DS}$  increases with increasingly negative gate voltage ( $V_{\rm G}$ ), in accordance with previous reports. Figure 4d shows the transfer curve (plot of  $I_{\rm DS}$  versus  $V_{\rm G}$ ), and the positive Dirac point indicates that the grown

www.advmat.de





**Figure 4.** a) Schematic diagram of the ribbon technique for the preparation of graphene FETs. i, Place an organic ribbon on the surface of a graphene grain; ii, Deposit Pd film on the graphene surface by using the organic ribbon as a mark. iii, Remove the organic ribbon, and square off Pd film for the drain and source electrodes. b) SEM image of graphene grain FETs, Scale bar = 2  $\mu$ m. c) Plots of drain current ( $I_{DS}$ ) versus drain–source voltage ( $V_{DS}$ ) recorded at different gate voltages. d) Transfer characteristics (plot of current ( $I_{DS}$ ) versus gate voltage ( $V_{C}$ )) for the device at  $V_{DS}$  = 0.05 V.

graphene grain is p-type-doped from substrates.<sup>[34]</sup> The extracted mobility of devices on Si<sub>3</sub>N<sub>4</sub>/SiO<sub>2</sub>/Si substrates is better than that on SiO<sub>2</sub>/Si substrate probably due to the different interaction between graphene and substrates (Figure S9).<sup>[15]</sup> The mobilities of the devices we studied on Si<sub>3</sub>N<sub>4</sub>/SiO<sub>2</sub>/Si substrates range from ~1300 to ~5650 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, which are better than those of metal-catalyst-free polycrystalline films,<sup>[11–16]</sup> and comparable to those of some metal-catalyzed graphene,<sup>[3–9]</sup> reflecting the high quality of our graphene lattice.

In summary, we realized the direct synthesis of large-size graphene grains on various dielectric substrates via a nearequilibrium CVD process. The maximum size can reach about 11  $\mu$ m, which is a factor of ~30 times larger than those previously reported on BN substrates. These graphene grains display regular hexagonal and dodecagonal morphologies, and have high crystalline quality similar to that of metal-catalyzed graphene. The graphene grains give high carrier mobility when used in FET devices. Considering that inorganic materials, e.g., oxides, nitrides, sulfides, carbides and so on, are a large class of insulating materials, the ability to directly synthesize largesize high-quality graphene grains on dielectric substrates with a clean, wrinkle-free, and breakage-free morphology is important to basic research and practical applications.

## **Experimental Section**

Preparation of Graphene: Graphene grains were directly grown on various dielectric substrates by using a small-carbon-flow but long-time-deposition method. The growth substrates, e.g.  $SiO_2/Si$ ,  $Si_3N_4/SiO_2/Si$ , quartz, ST-cut quartz and sapphire, with their smooth surface faced down, were loaded

into a horizontal silica tube mounted inside a high-temperature furnace. The furnace was heated to 1180 °C and stabilized for about 30 min at 250 standard cubic centimeters per minute (sccm) H<sub>2</sub> and 300 sccm Ar. Flowing reaction gas mixtures (CH<sub>4</sub>:H<sub>2</sub> = 1.9–2.3:50 sccm) was used as the carbon source for the near-equilibrium growth of graphene. After a long reaction time, the methane supply was shut off and the system was cooled to room temperature under the flow of 50 sccm H<sub>2</sub>.

*Characterization*: Atomic force microscopy (AFM) images were obtained using a NanoMan VS microscope in the tapping mode. Scanning electron microscopy (SEM) images were obtained using a Hitachi S-4800 scanning electron microscope. Transmission electron microscopy (TEM) was performed with Tecnai G2 F20 S-TWIN transmission electron microscope operated at 200 kV. Raman spectra were recorded at room temperature using a Renishaw inVia Raman Microscope with laser excitation at 514 nm, and mappings were taken over an extended range (1250–2850 cm<sup>-1</sup>) with an exposure time of 1 s. X-ray photoelectron spectroscopy (XPS) was carried out on an ESCA Lab220I-XL spectrometer using an AI K $\alpha$  X-rays as the excitation source. The base pressure was about 3 × 10<sup>-9</sup> mbar, and the binding energies are referenced to the C 1s line at 284.8 eV.

Device and Electrical Measurements: FETs were fabricated on Si<sub>3</sub>N<sub>4</sub>/SiO<sub>2</sub>/Si and SiO<sub>2</sub>/Si wafers by using the organic ribbon mask technique with Pd as source–drain electrodes and the doped silicon substrate as the back gate. Pd electrodes were fabricated on the graphene grains by thinfilm evaporation. The electrodes had a thickness of 50 nm. The graphene devices were immersed in isopropyl alcohol for 10 h and annealed under vacuum at 120 °C for 3 h. The FET characteristics were measured in air at room temperature. A Keithley 4200SC semiconductor parameter analyzer was used to measure the electrical characteristics of the devices.

## **Supporting Information**

Supporting Information is available from the Wiley Online Library or from the author.



www.advmat.de

www.MaterialsViews.com

## Acknowledgements

We thank Prof. Hongjun Gao, Prof. Lianmao Peng, Prof. Lei Liao, Prof. Lei Fu, Prof. Yanjun Guo, Prof. Zhiyong Zhang, Dr. Ning Wei, Hua Zhong, Man Huang, Hongtao Liu, Birong Luo, Jie Xu, Jisi Chen and Lifeng Wang for their valuable discussions and help with device characterization and fabrication. This work was supported by the National Natural Science Foundation of China (60911130231, 61171054, 61101051, 51233006, 21273243), the National Major State Basic Research Development Program (2011CB808403, 2011CB932303, 2011CB932701, 2013CB933500), and the Chinese Academy of Sciences.

Received: September 30, 2013

Revised: November 6, 2013

Published online: December 12, 2013

- K. S. Novoselov, A. K. Geim, S. V. Morozov, D. Jiang, Y. Zhang, S. V. Dubonos, I. V. Grigorieva, A. A. Firsov, *Science* 2004, 306, 666.
- [2] C. Berger, Z. Song, X. Li, X. Wu, N. Brown, C. Naud, D. Mayou,
  T. Li, J. Hass, A. N. Marchenkov, E. H. Conrad, P. N. First,
  W. A. Heer, *Science* 2006, *312*, 1191.
- [3] K. S. Kim, Y. Zhao, H. Jang, S. Y. Lee, J. M. Kim, K. S. Kim, J. H. Ahn, P. Kim, J. Y. Choi, B. H. Hong, *Nature* **2009**, *457*, 706.
- [4] X. Li, W. Cai, J. An, S. Kim, J. Nah, D. Yang, R. Piner, A. Velamakanni, I. Jung, E. Tutuc, S. K. Banerjee, L. Colombo, R. S. Ruoff, *Science* 2009, *324*, 1312.
- [5] A. W. Robertson, J. H. Warner, Nano Lett. 2011, 11, 1182.
- [6] Q. Yu, L. A. Jauregui, W. Wu, R. Colby, J. Tian, Z. Su, H. Cao, Z. Liu, D. Pandey, D. Wei, T. F. Chung, P. Peng, N. P. Guisinger, E. A. Stach, J. Bao, S. Pei, Y. P. Chen, *Nat. Mater.* **2011**, *10*, 443.
- [7] D. Geng, B. Wu, Y. Guo, L. Huang, Y. Xue, J. Chen, G. Yu, L. Jiang, W. Hu, Y. Liu, Proc. Natl. Acad. Sci. 2012, 109, 7992.
- [8] L. Gao, W. Ren, H. Xu, L. Jin, Z. Wang, T. Ma, L. Ma, Z. Zhang, Q. Fu, L. Peng, X. Bao, H. Cheng, *Nat. Commun.* **2012**, *3*, 699.
- [9] X. Li, C. W. Magnuson, A. Venugopal, R. M. Tromp, J. B. Hannon, E. M. Vogel, L. Colombo, R. S. Ruoff, J. Am. Chem. Soc. 2011, 133, 2816.
- [10] H. Zhou, W. J. Yu, L. Liu, R. Cheng, Y. Chen, X. Huang, Y. Liu, Y. Wang, Y. Huang, X. Duan, *Nat. Commun.* **2013**, *4*, 2096.
- [11] J. Hwang, M. Kim, D. Campbell, H. A. Alsalman, J. Y. Kwak, S. Shivaraman, A. R. Woll, A. K. Singh, R. G. Hennig, S. Gorantla, M. H. Rümmeli, M. G. Spencer, ACS Nano 2013, 7, 385.
- [12] M. A. Fanton, J. A. Robinson, C. Puls, Y. Liu, M. J. Hollander, B. E. Weiland, M. LaBella, K. Trumbull, R. Kasarda, C. Howsare, J. Stitt, D. W. Snyder, ACS Nano 2011, 5, 8062.

- [13] W. Strupinski, K. Grodecki, A. Wysmolek, R. Stepniewski, T. Szkopek, P. E. Gaskell, A. Grüneis, D. Haberer, R. Bozek, J. Krupka, J. M. Baranowski, *Nano Lett.* **2011**, *11*, 1786.
- [14] J. Chen, Y. Wen, Y. Guo, B. Wu, L. Huang, Y. Xue, D. Geng, D. Wang, G. Yu, Y. Liu, J. Am. Chem. Soc. 2011, 133, 17548.
- [15] J. Chen, Y. Guo, Y. Wen, L. Huang, Y. Xue, D. Geng, B. Wu, B. Luo, G. Yu, Y. Liu, *Adv. Mater.* **2013**, *25*, 992.
- [16] X. Ding, G. Ding, X. Xie, F. Huang, M. Jiang, Carbon 2011, 49, 2522.
- [17] X. Li, C. W. Magnuson, A. Venugopal, J. An, J. W. Suk, B. Han, M. Borysiak, W. Cai, A. Velamakanni, Y. Zhu, L. Fu, E. M. Vogel, E. Voelkl, L. Colombo, R. S. Ruoff, *Nano Lett.* **2011**, *10*, 4328.
- [18] O. V. Yazyev, S. G. Louie, Nature Mater. 2010, 9, 806.
- [19] R. Grantab, B. V. Shenoy, R. S. Ruoff, Science 2010, 330, 946.
- [20] W. Yang, G. Chen, Z. Shi, C. Liu, L. Zhang, G. Xie, M. Cheng, D. Wang, R. Yang, D. Shi, K. Watanabe, T. Taniguchi, Y. Yao, Y. Zhang, G. Zhang, *Nature Mater.* **2013**, *12*, 792.
- [21] S. Tang, G. Ding, X. Xie, J. Chen, C. Wang, X. Ding, F. Huang, W. Lu, M. Jiang, *Carbon* **2012**, *50*, 329.
- [22] S. Tang, H. Wang, Y. Zhang, A. Li, H. Xie, X. Liu, L. Liu, T. Li, F. Huang, X. Xie, M. Jiang, Sci. Rep. 2013, 3, 2666.
- [23] C. M. Wang,, X. Pan, M. Rohle, J. Mater. Sci. 1996, 31, 5281.
- [24] D. A. Keen, M. T Dove, J. Phys.: Condens. Matter 1999, 11, 9263.
- [25] W. T. Spratt, M. Huang, C. Jia, L. Wang, V. K. Kamineni, A. C. Diebold, H. Xia, *Appl. Phys. Lett.* **2011**, *99*, 111909.
- [26] Y. Homma, S. Suzuki, Y. Kobayashi, M. Nagase, Appl. Phys. Lett. 2004, 84, 1750.
- [27] Z. Luo, Y. Lu, L. A. Somers, A. T. C. Johnson, J. Am. Chem. Soc. 2009, 131, 898.
- [28] S. Huang, Q. Cai, J. Chen, Y. Qian, L. Zhang, J. Am. Chem. Soc. 2009, 131, 2094.
- [29] Y. Hernandez, V. Nicolosi, M. Lotya, F. M. Blighe, Z. Sun, S. De, I. T. Mcgovern, B. Holland, M. Byrne, Y. K. Gunko, J. J. Boland, P. Niraj, G. Duesberg, S. Krishnamurthy, R. Goodhue, J. Hutchison, V. Scardaci, A. Ferrar, J. N. Colemam, *Nat. Nanotechnol.* **2008**, *3*, 563.
- [30] J. Gao, J. Zhao, F. Ding, J. Am. Chem. Soc. 2012, 134, 6204.
- [31] Z. Luo, S. Kim, N. Kawamoto, A. M. Rappe, A. T. C. Johnson, ACS Nano 2011, 5, 9154.
- [32] V. I. Artyuhova, Y. Liu, B. I. Yakobson, Proc. Natl. Acad. Sci. 2012, 109, 15136.
- [33] L. Jiang, J. Gao, E. Wang, H. Li, Z. Wang, W. Hu, L. Jiang, Adv. Mater. 2008, 20, 2735.
- [34] R. A. Nistor, M. A. Kuroda, A. A. Maarouf, G. J. Martynal, Phys. Rev. B 2012, 86, 041409.